Silicon Labs /Series1 /EFM32GG12B /EFM32GG12B410F1024GQ64 /SDIO /CTRL

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CTRL

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (ITAPDLYEN)ITAPDLYEN 0ITAPDLYSEL0 (ITAPCHGWIN)ITAPCHGWIN 0 (OTAPDLYEN)OTAPDLYEN 0OTAPDLYSEL 0TXDLYMUXSEL

Description

Core Control Signals

Fields

ITAPDLYEN

Selective Tap Delay Line Enable on Rxclk_in

ITAPDLYSEL

Selects One of 32 Taps on the Rxclk_in Line

ITAPCHGWIN

Gating Signal for Tap Delay Change

OTAPDLYEN

Selective Tap Delay Line Enable on SDIO_CLK Pin

OTAPDLYSEL

Selects One of 32 Taps on the SDIO_CLK Pin

TXDLYMUXSEL

TX Delay Mux Selection

Links

() ()